



SGLS278E-DECEMBER 2004-REVISED SEPTEMBER 2007

# 3.3 V RS-485 TRANSCEIVERS

### FEATURES

- Controlled Baseline
  - One Assembly/Test Site
  - One Fabrication Site
- Extended Temperature Performance of Up to -40°C to 125°C and -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree (1)
- Operates With a 3.3 V Supply
- Bus-Pin ESD Protection Exceeds 16 kV HBM
- 1/8 Unit-Load Option Available (Up to 256 Nodes on the Bus)
- Optional Driver Output Transition Times for Signaling Rates of 1 Mbps, 10 Mbps, and 25 Mbps <sup>(2)</sup>
- Meets or Exceeds the Requirements of ANSI TIA/EIA-485-A
- Bus-Pin Short Circuit Protection From –7 V to 12 V
- Low-Current Standby Mode . . . 1 µA (Typ)
- Open-Circuit, Idle-Bus, and Shorted-Bus Failsafe Receiver
- Thermal Shutdown Protection
- Glitch-Free Power-Up and Power-Down
  Protection for Hot-Plugging Applications
- SN75176 Footprint
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
- (2) The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

## APPLICATIONS

- Digital Motor Control
- Utility Meters
- Chassis-to-Chassis Interconnects
- Electronic Security Stations
- Industrial Process Control
- Building Automation
- Point-of-Sale (POS) Terminals and Networks



### DESCRIPTION/ORDERING INFORMATION

The SN65HVD10, SN65HVD11, and SN65HVD12 combine a 3-state differential line driver and differential input line receiver that operate with a single 3.3 V power supply. They are designed for balanced transmission lines and meet or exceed ANSI standard TIA/EIA-485-A and ISO 8482:1993. These differential bus transceivers are monolithic integrated circuits designed for bidirectional data communication on multipoint bus-transmission lines. The drivers and receivers have active-high and active-low enables respectively, that can be externally connected together to function as direction control. Low device standby supply current can be achieved by disabling the driver and the receiver.

The driver differential outputs and receiver differential inputs connect internally to form a differential input/output (I/O) bus port that is designed to offer minimum loading to the bus whenever the driver is disabled or  $V_{CC} = 0$ . These parts feature wide positive and negative common-mode voltage ranges, making them suitable for party-line applications.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



### **ORDERING INFORMATION**<sup>(1)</sup>

| SIGNALING RATE | UNIT LOADS | T <sub>A</sub> | PACKAGE<br>SOIC <sup>(2)(3)</sup> | SOIC MARKING |
|----------------|------------|----------------|-----------------------------------|--------------|
| 25 Mbps        | 1/2        | –40°C to 125°C | SN65HVD10QDREP                    | V10QEP       |
| 10 Mbps        | 1/8        | -40 C to 125 C | SN65HVD11QDREP <sup>(4)</sup>     | V11QEP       |
| 1 Mbps         | 1/8        | –40°C to 85°C  | SN65HVD12IDREP                    | V12IEP       |
| 25 Mbps        | 1/2        | –55°C to 125°C | SN65HVD10MDREP                    | V10MEP       |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(3) The D package is taped and reeled as indicated by the R suffix to the part number (i.e., SN65HVD10QDREP).

(4) Product Preview

## ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                |                                                   |                 | SN65HVD10-EP<br>SN65HVD11-EP<br>SN65HVD12-EP |
|--------------------------------|---------------------------------------------------|-----------------|----------------------------------------------|
| Supply voltage range, $V_{CC}$ |                                                   |                 | –0.3 V to 6 V                                |
| Voltage range at A or B        |                                                   |                 | –9 V to 14 V                                 |
| Input voltage range at D, DE   | E, R, or RE                                       |                 | –0.5 V to V <sub>CC</sub> + 0.5 V            |
| Voltage input range, transie   | nt pulse, A and B, through 100 $\Omega$ (see Figu | ıre 11)         | –50 V to 50 V                                |
|                                | Liver or body model (3)                           | A, B, and GND   | 16 kV                                        |
| Electrostatic discharge        | Human body model <sup>(3)</sup>                   | All pins        | 4 kV                                         |
|                                | Charged-device model <sup>(4)</sup>               | All pins Charge | 1 kV                                         |
| Continuous total power diss    | ipation                                           |                 | See Package Dissipation<br>Rating Table      |
| Storage temperature range,     | T <sub>stg</sub>                                  |                 | –65°C to 150°C                               |
| Lead temperature 1,6 mm (*     | 1/16 in) from case for 10 s                       |                 | 260°C                                        |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.

(4) Tested in accordance with JEDEC Standard 22, Test Method C101.

2



SGLS278E-DECEMBER 2004-REVISED SEPTEMBER 2007

### PACKAGE DISSIPATION RATINGS

| PACKAGE          | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|------------------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| D <sup>(2)</sup> | 597 mW                                | 4.97 mW/°C                                                    | 373 mW                                | 298 mW                                | 100 mW                                 |
| D <sup>(3)</sup> | 990 mW                                | 8.26 mW/°C                                                    | 620 mW                                | 496 mW                                | 165 mW                                 |

(1) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

(2) Tested in accordance with the Low-K thermal metric definitions of EIA/JESD51-3.

<sup>(3)</sup> Tested in accordance with the High-K thermal metric definitions of EIA/JESD51-7.



1/Tj in Deg K

#### Figure 1. Estimated Device Life Based Kirkendall Voiding Failure Mode



SGLS278E-DECEMBER 2004-REVISED SEPTEMBER 2007

#### **RECOMMENDED OPERATING CONDITIONS**

|                                                                                           |           | MIN               | NOM | MAX      | UNIT |  |
|-------------------------------------------------------------------------------------------|-----------|-------------------|-----|----------|------|--|
| Supply voltage, V <sub>CC</sub>                                                           |           | 3                 |     | 3.6      | V    |  |
| Voltage at any bus terminal (separately or common mode) $V_{\text{I}}$ or $V_{\text{IC}}$ |           | -7 <sup>(1)</sup> |     | 12       | V    |  |
| High-level input voltage, V <sub>IH</sub>                                                 | D, DE, RE | 2                 |     | $V_{CC}$ | V    |  |
| Low-level input voltage, V <sub>IL</sub>                                                  | D, DE, RE | 0                 |     | 0.8      | V    |  |
| Differential input voltage, VID (see Figure 8)                                            |           | -12               |     | 12       | V    |  |
|                                                                                           | Driver    | -60               |     |          |      |  |
| High-level output current, I <sub>OH</sub>                                                | Receiver  | -8                |     |          | mA   |  |
|                                                                                           | Driver    |                   |     | 60       |      |  |
| Low-level output current, I <sub>OL</sub>                                                 | Receiver  |                   |     | 8        | mA   |  |
| Differential load resistance, R <sub>L</sub>                                              |           | 54                | 60  |          | Ω    |  |
| Differential load capacitance, CL                                                         |           |                   | 50  |          | pF   |  |
|                                                                                           | HVD10     |                   |     | 25       |      |  |
| Signaling rate                                                                            | HVD11     |                   |     | 10       | Mbps |  |
|                                                                                           | HVD12     |                   |     | 1        |      |  |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.



SGLS278E-DECEMBER 2004-REVISED SEPTEMBER 2007

## **DRIVER ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                    |                                            | TEST C                      | ONDITIONS                                                           | MIN                                                   | TYP <sup>(1)</sup> | MAX             | UNIT  |    |      |   |
|--------------------------------------------------------------|--------------------------------------------|-----------------------------|---------------------------------------------------------------------|-------------------------------------------------------|--------------------|-----------------|-------|----|------|---|
| V <sub>IK</sub>                                              | Input clamp voltage                        |                             | I <sub>I</sub> = -18 mA                                             |                                                       | -1.5               |                 |       | V  |      |   |
| V <sub>OD</sub>   Differential output voltage <sup>(2)</sup> |                                            | I <sub>O</sub> = 0          |                                                                     | 2                                                     |                    | V <sub>CC</sub> |       |    |      |   |
|                                                              |                                            | $R_L = 54 \Omega$ , See Fig | ure 2                                                               | 1.5                                                   |                    |                 | V     |    |      |   |
|                                                              |                                            |                             | V <sub>test</sub> = -7 V to 12 V                                    | , See Figure 3                                        | 1.5                |                 |       |    |      |   |
| $\Delta  V_{OD} $                                            | Change in magnitude of differentia voltage | al output                   | See Figure 2 and F                                                  | ïgure 3                                               | -0.2               |                 | 0.2   | V  |      |   |
| V <sub>OC(PP)</sub>                                          | Peak-to-peak common-mode outp              | ut voltage                  |                                                                     |                                                       |                    | 400             |       | mV |      |   |
| V <sub>OC(SS)</sub>                                          | Steady-state common-mode output            | ut voltage                  | See Figure 4                                                        |                                                       | 1.4                |                 | 2.5   | V  |      |   |
| $\Delta V_{OC(SS)}$                                          | Change in steady-state common-r voltage    | node output                 |                                                                     |                                                       |                    |                 | -0.05 |    | 0.05 | V |
| I <sub>OZ</sub>                                              | High-impedance output current              |                             | See receiver input currents                                         |                                                       |                    |                 |       |    |      |   |
| 1                                                            | Input current                              | D                           |                                                                     |                                                       | -100               |                 | 0     |    |      |   |
| I                                                            | input current                              | DE                          |                                                                     |                                                       | 0                  |                 | 100   | μA |      |   |
| I <sub>OS</sub>                                              | Short-circuit output current               |                             | $-7 \text{ V} \leq \text{V}_{O} \leq 12 \text{ V}$                  |                                                       | -250               |                 | 250   | mA |      |   |
| C <sub>(OD)</sub>                                            | Differential output capacitance            |                             | V <sub>OD</sub> = 0.4 sin (4E61                                     | πt) + 0.5 V, DE at 0 V                                |                    | 16              |       | pF |      |   |
|                                                              |                                            |                             | RE at V <sub>CC</sub> ,<br>D and DE at V <sub>CC</sub> ,<br>No load | Receiver disabled and driver enabled                  |                    | 9               | 15.5  | mA |      |   |
| Icc                                                          | Supply current                             | upply current               |                                                                     | Receiver disabled<br>and driver disabled<br>(standby) |                    | 1               | 5     | μA |      |   |
|                                                              |                                            |                             | RE at 0 V,<br>D and DE at V <sub>CC</sub> ,<br>No load              | Receiver enabled and driver enabled                   |                    | 9               | 15.5  | mA |      |   |



#### **DRIVER SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                                    | PARAMETER                                                      |                 | TEST CONDITIONS                                                 | MIN                                    | TYP <sup>(1)</sup> | MAX   | UNIT |  |
|------------------------------------|----------------------------------------------------------------|-----------------|-----------------------------------------------------------------|----------------------------------------|--------------------|-------|------|--|
|                                    |                                                                | HVD10           |                                                                 | 5                                      | 8.5                | 16    |      |  |
| t <sub>PLH</sub>                   | Propagation delay time, low-to-high level output               | HVD11           |                                                                 | 18                                     | 25                 | 40    | ns   |  |
|                                    |                                                                | HVD12           |                                                                 | 135                                    | 200                | 330   |      |  |
|                                    |                                                                | HVD10           |                                                                 | 5                                      | 8.5                | 16    |      |  |
| t <sub>PHL</sub>                   | Propagation delay time, high-to-low level output               | HVD11           |                                                                 | 18                                     | 25                 | 40    | ns   |  |
|                                    |                                                                | HVD12           |                                                                 | 135                                    | 200                | 330   |      |  |
|                                    |                                                                | HVD10           |                                                                 | 3                                      | 4.5                | 11.5  |      |  |
| t <sub>r</sub>                     | Differential output signal rise time                           | HVD11           | $R_L = 54 \Omega, C_L = 50 pF,$<br>See Figure 5                 | 10                                     | 20                 | 30    | ns   |  |
|                                    |                                                                | HVD12           |                                                                 | 100                                    | 170                | 330   |      |  |
|                                    |                                                                | HVD10           |                                                                 | 3                                      | 4.5                | 11.5  |      |  |
| t <sub>f</sub>                     | Differential output signal fall time                           | HVD11           |                                                                 | 10                                     | 20                 | 30    | ns   |  |
|                                    |                                                                | HVD12           |                                                                 | 100                                    | 170                | 330   |      |  |
|                                    |                                                                | HVD10           |                                                                 |                                        |                    | 1.5   |      |  |
| t <sub>sk(p)</sub>                 | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )            | HVD11           |                                                                 |                                        |                    | 2.5   | ns   |  |
|                                    |                                                                | HVD12           |                                                                 |                                        |                    | 9     |      |  |
|                                    |                                                                | HVD10           |                                                                 |                                        |                    | 6     |      |  |
| t <sub>sk(pp)</sub> <sup>(2)</sup> | Part-to-part skew                                              | HVD11           |                                                                 |                                        |                    | 11    | ns   |  |
|                                    |                                                                | HVD12           |                                                                 |                                        |                    | 100   |      |  |
|                                    | Descente de las franchiste inno de ser faction                 | HVD10           |                                                                 |                                        |                    | 33    |      |  |
| t <sub>PZH</sub>                   | Propagation delay time, high impedance-to-high HVD11           |                 |                                                                 |                                        |                    | ns    |      |  |
|                                    | <b>T</b> - ·                                                   | HVD12           | $R_L = 110 \Omega$ , $\overline{RE}$ at 0 V,                    |                                        |                    | 320   |      |  |
|                                    | Descention delay time, bish                                    | HVD10           | See Figure 6                                                    |                                        |                    | 26    |      |  |
| t <sub>PHZ</sub>                   | Propagation delay time, high<br>level-to-high-impedance output | HVD11           |                                                                 |                                        |                    | 55 ns | ns   |  |
|                                    |                                                                | HVD12           |                                                                 |                                        |                    | 320   |      |  |
|                                    | Dranagation dolay time, high                                   | HVD10           | -                                                               |                                        |                    | 26    |      |  |
| t <sub>PZL</sub>                   | Propagation delay time, high<br>impedance-to-low-level output  | HVD11           |                                                                 |                                        |                    | 55    | ns   |  |
|                                    |                                                                | HVD12           | $R_L = 110 \Omega$ , $\overline{RE}$ at 0 V,                    |                                        |                    | 320   |      |  |
|                                    | Descention dalay time law                                      | HVD10           | See Figure 7                                                    |                                        |                    | 26    |      |  |
| t <sub>PLZ</sub>                   | Propagation delay time, low<br>level-to-high-impedance output  |                 |                                                                 |                                        |                    | 75    | ns   |  |
|                                    |                                                                | HVD12           |                                                                 | 4                                      |                    | 420   |      |  |
| t <sub>PZH</sub>                   | Propagation delay time, standby-to-high-level output           | I and<br>Q-temp | R <sub>L</sub> = 110 Ω, $\overline{RE}$ at 3 V,<br>See Figure 6 | $\Omega \Omega, \overline{RE}$ at 3 V, |                    | 6     | μs   |  |
|                                    | ouput                                                          | M-temp          |                                                                 |                                        |                    | 14    |      |  |
| t <sub>PZL</sub>                   | Propagation delay time, standby-to-low-level output            | I and<br>Q-temp | R <sub>L</sub> = 110 Ω, $\overline{RE}$ at 3 V,<br>See Figure 7 |                                        |                    | 6     | μs   |  |
|                                    | ouput                                                          | M-temp          |                                                                 |                                        |                    | 14    | •    |  |

All typical values are at 25°C and with a 3.3 V supply.
 t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

Copyright © 2004–2007, Texas Instruments Incorporated

Product Folder Link(s): SN65HVD10-EP SN65HVD11-EP SN65HVD12-EP



7

SGLS278E-DECEMBER 2004-REVISED SEPTEMBER 2007

### **RECEIVER ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                                                 | Т                                                                                                                      | EST CONDITIO                    | NS                 | MIN   | TYP <sup>(1)</sup> | MAX   | UNIT |
|--------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------|-------|--------------------|-------|------|
| V <sub>IT+</sub>               | Positive-going input threshold voltage                    | I <sub>O</sub> = -8 mA                                                                                                 |                                 |                    |       |                    | -0.01 | V    |
| V <sub>IT-</sub>               | Negative-going input threshold voltage                    | I <sub>O</sub> = 8 mA                                                                                                  |                                 |                    | -0.2  |                    |       | V    |
| V <sub>hys</sub>               | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                                                                        |                                 |                    |       | 35                 |       | mV   |
| V <sub>IK</sub>                | Enable-input clamp voltage                                | l <sub>l</sub> = -18 mA                                                                                                |                                 |                    | -1.5  |                    |       | V    |
| V <sub>OH</sub>                | High-level output voltage                                 | V <sub>ID</sub> = 200 mV,                                                                                              | I <sub>OH</sub> = -8 mA,        | See Figure 8       | 2.4   |                    |       | V    |
| V <sub>OL</sub>                | Low-level output voltage                                  | $V_{ID} = -200 \text{ mV},$                                                                                            | I <sub>OL</sub> = 8 mA,         | See Figure 8       |       |                    | 0.4   | V    |
| I <sub>OZ</sub>                | High-impedance-state output current                       | $V_{O} = 0 \text{ or } V_{CC}$                                                                                         | RE at V <sub>CC</sub>           |                    | -1    |                    | 1     | μΑ   |
|                                |                                                           | $V_A$ or $V_B$ = 12 V                                                                                                  |                                 |                    |       | 0.05               | 0.11  |      |
|                                |                                                           | $V_A$ or $V_B = 12$ V,                                                                                                 | $V_{CC} = 0 V$                  | HVD11, HVD12,      |       | 0.06               | 0.13  | A    |
|                                |                                                           | $V_A$ or $V_B = -7 V$                                                                                                  |                                 | Other input at 0 V | -0.1  | -0.05              |       | mA   |
|                                |                                                           | $V_A$ or $V_B = -7 V$ ,                                                                                                | $V_{CC} = 0 V$                  |                    | -0.05 | ÷0.04              |       |      |
| I <sub>I</sub>                 | Bus input current $V_A \text{ or } V_B = 12 \text{ V}$    |                                                                                                                        | 0.2                             | 0.5                |       |                    |       |      |
|                                |                                                           | $V_A \text{ or } V_B = 12 \text{ V},$                                                                                  | $V_{CC} = 0 V$                  | HVD10,             |       | 0.25               | 0.5   |      |
|                                |                                                           | $V_A \text{ or } V_B = -7 \text{ V}$                                                                                   |                                 | Other input at 0 V | -0.4  | -0.2               |       | mA   |
|                                |                                                           | $V_A$ or $V_B = -7 V$ ,                                                                                                | $V_{CC} = 0 V$                  | _                  | -0.4  | -0.15              |       |      |
| I <sub>IH</sub>                | High-level input current, RE                              | V <sub>IH</sub> = 2 V                                                                                                  |                                 |                    | -30   |                    | 0     | μA   |
| IIL                            | Low-level input current, RE                               | V <sub>IL</sub> = 0.8 V                                                                                                |                                 |                    | -30   |                    | 0     | μA   |
| C <sub>ID</sub>                | Differential input capacitance                            | V <sub>ID</sub> = 0.4 sin (4E61                                                                                        | тt) + 0.5 V, DE a               | t 0 V              |       | 15                 |       | pF   |
|                                |                                                           | RE at 0 V,<br>D and DE at 0 V,<br>No load                                                                              | Receiver enable                 | ed and driver      |       | 4                  | 8     | mA   |
| I <sub>CC</sub> Supply current |                                                           | $\begin{array}{l} \mbox{RE at } V_{CC}, \\ \mbox{D at } V_{CC}, \\ \mbox{DE at } 0 \ V, \\ \mbox{No load} \end{array}$ | Receiver disabl disabled (stand |                    |       | 1                  | 5     | μA   |
|                                |                                                           | $\overline{\text{RE}}$ at 0 V, D and DE at V <sub>CC</sub> , No load                                                   | Receiver enable                 | ed and driver      |       | 9                  | 15.5  | mA   |

(1) All typical values are at 25°C and with a 3.3 V supply.

### **RECEIVER SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                                    | PARAMETER                                           |                 | TEST CONDITIONS                                             | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------------------------|-----------------------------------------------------|-----------------|-------------------------------------------------------------|------|--------------------|-----|------|
| t <sub>PLH</sub>                   | Propagation delay time, low-to-high level output    | HVD10           |                                                             | 12.5 | 20                 | 25  | ns   |
| t <sub>PHL</sub>                   | Propagation delay time, high-to-low level output    | HVD10           |                                                             | 12.5 | 20                 | 25  | ns   |
| t <sub>PLH</sub>                   | Propagation delay time, low-to-high level output    | HVD11<br>HVD12  |                                                             | 30   | 55                 | 70  | ns   |
| t <sub>PHL</sub>                   | Propagation delay time, high-to-low level output    | HVD11<br>HVD12  | $V_{ID} = -1.5 V$ to 1.5 V,<br>$C_L = 15 pF$ , See Figure 9 | 30   | 55                 | 70  | ns   |
|                                    |                                                     | HVD10           | -                                                           |      |                    | 1.5 |      |
| t <sub>sk(p)</sub>                 | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) | HVD11           |                                                             |      |                    | 4   | ns   |
|                                    |                                                     | HVD12           |                                                             |      |                    | 4   |      |
|                                    | HVD10                                               |                 |                                                             |      |                    | 8   |      |
| t <sub>sk(pp)</sub> <sup>(2)</sup> | Part-to-part skew                                   | HVD11           |                                                             |      |                    | 15  | ns   |
|                                    |                                                     | HVD12           |                                                             |      |                    | 15  |      |
| t <sub>r</sub>                     | Output signal rise time                             |                 |                                                             | 1    | 2                  | 6   | 20   |
| t <sub>f</sub>                     | Output signal fall time                             |                 | - C <sub>L</sub> = 15 pF, See Figure 9                      | 1    | 2                  | 6   | ns   |
| t <sub>PZH</sub> <sup>(1)</sup>    | Output enable time to high level                    |                 |                                                             |      |                    | 16  |      |
| t <sub>PZL</sub> <sup>(1)</sup>    | Output enable time to low level                     |                 | $C_{L} = 15 \text{ pF}, \text{ DE at } 3 \text{ V},$        |      |                    | 16  | 20   |
| t <sub>PHZ</sub>                   | Output disable time from high level                 |                 | See Figure 10                                               |      |                    | 21  | ns   |
| t <sub>PLZ</sub>                   | Output disable time from low level                  |                 |                                                             |      |                    | 16  |      |
| t <sub>PZH</sub> <sup>(2)</sup>    | Propagation delay time, standby-to-high-level       | I and<br>Q-temp |                                                             |      |                    | 6   |      |
|                                    | output                                              | M-temp          | $C_1 = 15 \text{ pF}, \text{ DE at } 0,$                    |      |                    | 14  |      |
| t <sub>PZL</sub> <sup>(2)</sup>    | Propagation delay time, standby-to-low-level        | I and<br>Q-temp | See Figure 11                                               |      |                    | 6   | μs   |
|                                    | output                                              | M-temp          |                                                             |      |                    | 14  |      |

(1) All typical values are at 25°C and with a 3.3 V supply.

(2) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

### THERMAL CHARACTERISTICS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

| PARAMETER            |                                                       | TEST CONDITIONS                                                                       |                     | MIN | TYP | MAX | UNIT |
|----------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------|-----|-----|-----|------|
| $\theta_{JA}$        | Junction-to-ambient thermal resistance <sup>(2)</sup> | High-K board <sup>(3)</sup> , No airflow                                              | D package           |     | 121 |     | °C/W |
| $\theta_{JB}$        | Junction-to-board thermal resistance                  | High-K board                                                                          | D package           |     | 67  |     | °C/W |
| $\theta_{\text{JC}}$ | Junction-to-case thermal resistance                   |                                                                                       | D package           |     | 41  |     | °C/W |
|                      |                                                       | $R_{\rm L} = 60 \ \Omega, \ C_{\rm L} = 50 \ pF,$                                     | HVD10<br>(25 Mbps)  |     | 198 | 233 | mW   |
| $P_D$                | Device power dissipation                              | $DE$ at V <sub>CC</sub> $\overline{RE}$ at 0 V,<br>Input to D a 50% duty cycle square | HVD11<br>(10 Mbps)  |     | 141 | 176 | mW   |
|                      |                                                       | wave at indicated signaling rate                                                      | HVD12<br>(500 kbps) |     | 133 | 161 | mW   |
| $T_{JSD}$            | Thermal shutdown junction temperature                 |                                                                                       |                     |     | 165 |     | °C   |

(1) See Application Information section for an explanation of these parameters.

(2) The intent of  $\theta_{JA}$  specification is solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment.

(3) JSD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages.

8



#### PARAMETER MEASUREMENT INFORMATION



TEXAS TRUMENTS www.ti.com









Figure 3. Driver V<sub>OD</sub> With Common-Mode Loading Test Circuit

Input: PRR = 500 kHz, 50% Duty Cycle,  $t_{\rm r}$  < 6 ns,  $t_{\rm f}$  < 6 ns, Z\_O = 50  $\Omega$ 

#### Figure 4. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  < 6 ns,  $t_f$  < 6 ns,  $Z_o$  = 50  $\Omega$ 





Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  < 6 ns,  $t_f$  < 6 ns,  $Z_o$  = 50  $\Omega$ 

#### Figure 6. Driver High-Level Enable and Disable Time Test Circuit and Voltage Waveforms

Copyright © 2004–2007, Texas Instruments Incorporated

Product Folder Link(s): SN65HVD10-EP SN65HVD11-EP SN65HVD12-EP



SGLS278E-DECEMBER 2004-REVISED SEPTEMBER 2007

#### PARAMETER MEASUREMENT INFORMATION (continued)



Generator: PRR = 500 kHz, 50% Duty Cycle, t<sub>r</sub> < 6 ns, t<sub>f</sub> < 6 ns, Z<sub>o</sub> = 50  $\Omega$ 

#### Figure 7. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms



Figure 8. Receiver Voltage and Current Definitions



Generator: PRR = 500 kHz, 50% Duty Cycle, t<sub>r</sub> < 6 ns, t<sub>f</sub> < 6 ns, Z<sub>o</sub> = 50  $\Omega$ 





Product Folder Link(s): SN65HVD10-EP SN65HVD11-EP SN65HVD12-EP

10

Submit Documentation Feedback



### PARAMETER MEASUREMENT INFORMATION (continued)



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  < 6 ns,  $t_f$  < 6 ns,  $Z_o$  = 50  $\Omega$ 



Figure 10. Receiver Enable and Disable Time Test Circuit and Voltage Waveforms With Drivers Enabled

SGLS278E-DECEMBER 2004-REVISED SEPTEMBER 2007

#### PARAMETER MEASUREMENT INFORMATION (continued)



Generator: PRR = 100 kHz, 50% Duty Cycle, t\_r < 6 ns, t\_f < 6 ns, Z\_o = 50  $\Omega$ 



Figure 11. Receiver Enable Time From Standby (Driver Disabled)



NOTE: This test is conducted to test survivability only. Data stability at the R output is not specified.

#### Figure 12. Test Circuit, Transient Over Voltage Test



### **Function Tables**

#### DRIVER

| INPUT | ENABLE | OUT | PUTS |  |  |  |  |  |
|-------|--------|-----|------|--|--|--|--|--|
| D     | DE     | Α   | В    |  |  |  |  |  |
| Н     | Н      | Н   | L    |  |  |  |  |  |
| L     | н      | L   | н    |  |  |  |  |  |
| х     | L      | Z   | Z    |  |  |  |  |  |
| Open  | н      | н   | L    |  |  |  |  |  |

| DIFFERENTIAL INPUTS<br>$V_{ID} = V_A - V_B$               | ENABLE<br>RE | OUTPUT<br>R |
|-----------------------------------------------------------|--------------|-------------|
| $V_{ID} \leq -0.2 V$                                      | L            | L           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < -0.01 \text{ V}$ | L            | ?           |
| $-0.01 \text{ V} \leq \text{V}_{\text{ID}}$               | L            | н           |
| Х                                                         | Н            | Z           |
| Open Circuit                                              | L            | н           |
| Short Circuit                                             | L            | н           |

#### RECEIVER

14



SGLS278E-DECEMBER 2004-REVISED SEPTEMBER 2007



#### EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS

|           | R1/R2         | R3             |
|-----------|---------------|----------------|
| SN65HVD10 | <b>9 k</b> Ω  | <b>45 k</b> Ω  |
| SN65HVD11 | <b>36 k</b> Ω | <b>180 k</b> Ω |
| SN65HVD12 | <b>36 k</b> Ω | <b>180 k</b> Ω |



Product Folder Link(s): SN65HVD10-EP SN65HVD11-EP SN65HVD12-EP

15

**TYPICAL CHARACTERISTICS** 





#### TYPICAL CHARACTERISTICS (continued)





### **TYPICAL CHARACTERISTICS (continued)**

18



SGLS278E-DECEMBER 2004-REVISED SEPTEMBER 2007

### **APPLICATION INFORMATION**

An example application for the HVD12 is illustrated in Figure 22. Two HVD12 transceivers are used to communicate data through a 2000 foot (600 m) length of Commscope 5524 category 5e+ twisted pair cable. The bus is terminated at each end by a 100  $\Omega$  resistor, matching the cable characteristic impedance. Figure 23 illustrates operation at a signaling rate of 250 kbps.



NOTE: The line should be terminated at both ends with its characteristic impedance ( $R_T = Z_O$ ). Stub lengths off the main line should be kept as short as possible.

256

HVD12



Figure 22. Typical Application Circuit

Figure 23. HVD12 Input and Output Through 2000 Feet of Cable



## THERMAL CHARACTERISTICS OF IC PACKAGES

Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ) is defined as the difference in junction temperature to ambient temperature divided by the operating power.

 $\theta_{JA}$  is *not* a constant and is a strong function of:

- the PCB design (50% variation)
- altitude (20% variation)
- device power (5% variation)

 $\theta_{JA}$  can be used to compare the thermal performance of packages if the specific test conditions are defined and used. Standardized testing includes specification of PCB construction, test chamber volume, sensor locations, and the thermal characteristics of holding fixtures.  $\theta_{JA}$  is often misused when it is used to calculate junction temperatures for other installations.

Texas Instruments uses two test PCBs as defined by JEDEC specifications. The low-k board gives *average* in-use condition thermal performance and consists of a single copper trace layer 25 mm long and 2 oz thick. The high-k board gives *best case* in-use condition and it consists of two 1 oz buried power planes with a single copper trace layer 25 mm long and 2 oz thick. A 4% to 50% difference in  $\theta_{JA}$  can be measured between these two test cards

**Junction-to-Case Thermal Resistance**  $(\theta_{JC})$  is defined as difference in junction temperature to case divided by the operating power. It is measured by putting the mounted package up against a copper block cold plate to force heat to flow from die, through the mold compound into the copper block.

 $\theta_{JC}$  is a useful thermal characteristic when a heatsink is applied to package. It is *not* a useful characteristic to predict junction temperature because it provides pessimistic numbers if the case temperature is measured in a nonstandard system and junction temperatures are backed out. It can be used with  $\theta_{JB}$  in one-dimensional thermal simulation of a package system.

**Junction-to-Board Thermal Resistance**  $(\theta_{JB})$  is defined as the difference in the junction temperature and the PCB temperature at the center of the package (closest to the die) when the PCB is clamped in a cold-plate structure.  $\theta_{JB}$  is defined only for the high-k test card.

 $\theta_{JB}$  provides an overall thermal resistance between the die and the PCB. It includes a bit of the PCB thermal resistance (especially for BGAs with thermal balls) and can be used for simple one-dimensional network analysis of the package system (see Figure 24).



Figure 24. Thermal Resistance

Copyright © 2004–2007, Texas Instruments Incorporated

Submit Documentation Feedback

19

Product Folder Link(s): SN65HVD10-EP SN65HVD11-EP SN65HVD12-EP

### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| SN65HVD10MDREP   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD10QDREP   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD12IDREP   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/05604-01XE   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/05604-03XE   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/05604-04XE   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65HVD10-EP, SN65HVD12-EP :

• Catalog: SN65HVD10, SN65HVD12

#### NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

Texas **FRUMENTS** www.ti.com

### **TAPE AND REEL INFORMATION**





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |   |      |                          |                          |         |         |         |            |           |                  |
|-----------------------------|------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| Device                      |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65HVD10MDREP              | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |
| SN65HVD10QDREP              | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |
| SN65HVD12IDREP              | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Nov-2008



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD10MDREP | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| SN65HVD10QDREP | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| SN65HVD12IDREP | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |

D (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.

Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.

E. Reference JEDEC MS-012 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated